

International Conference on Renewable Energies, and Power Quality (ICREPQ09) Valencia (Spain), 15th to 17th April, 2009

# DC-bus Voltage Controllers for a Three-Phase Voltage-Source Inverter for Distributed Generation

Bart Meersman, Bert Renders, Lieven Degroote, Tine Vandoorn and Lieven Vandevelde

Electrical Energy Laboratory (EELAB), Department of Electrical Energy, Systems and Automation (EESA), Ghent University, Sint-Pietersnieuwstraat 41, B-9000 Ghent, Belgium, Phone: +32 9 264 34 42, Fax: +32 9 264 35 82 e-mail: Bart.Meersman@UGent.be

**Abstract** An important function of the bus voltage controller of voltage-source inverters (VSI) for distributed generation (DG) applications is to control the balance between ac and dc power. Nevertheless is the bus voltage controller not the critical part of the control of the VSI. Therefore it is justified that little attention is paid to the design of this bus voltage controller what can be seen in literature. However, this controller can (negatively) influence the behaviour of the VSI. In three-phase systems a ripple can exist in the bus voltage due to unbalance or harmonics present in the grid voltage or current. This ripple can interact with the bus voltage controller which can have negative consequences on the injected current. Also the timing of updating the output of the bus voltage controller can have consequences on the waveform distortion which can result in oscillations. In this paper the focus is on the timing of updating. An overview of three possible bus voltage controllers is given. The response of the different implementations of dc-bus voltage controllers during a transient is simulated.

## **Keywords**

model, digital control, three phase voltage-source inverter (VSI), distributed generation, neutral-point-clamped VSI

# 1. Introduction

An important function of the dc-bus voltage controller of VSI for DG applications is to control the balance between the power at the grid-side and the power at the dc side. The dc-bus voltage controller outputs the fundamental input conductance which results in the reference current. The bus voltage controller is not the critical part of the control of the VSI because balancing the input and output power is a slow process and the (large) capacitor at the dc-bus serves as a buffer. Therefore it is justified that little attention is paid to the design of this bus voltage controller which can be seen in literature [?, 1–9]. However this controller can (negatively) influence the behaviour of the VSI. For three-phase systems under symmetric operation (three-phase systems under symmetric operation (three-phase systems under some to single-phase systems

where a ripple at double grid frequency exists. If an unbalance (in voltage or current) or harmonics are present in a three-phase system, a ripple occurs at the dc-bus voltage. This ripple can interact with the bus voltage controller if it was not designed to handle a distortion in the dc-bus voltage [10]. The interaction can result in harmonics in the injected current. The bus voltage controller is usually a PI-controller with a randomly chosen sample frequency [2], [11–14]. The sample frequency is usually chosen low in order to reduce the effect of ripple on the bus voltage. By choosing a low sample frequency the response of the bus voltage controller will also be slow. This can result in high over- or undervoltages of the bus voltage in case of severe faults. Another method to improve the ripple rejection is to sample at the zero-crossings of the ripple. By doing so the ripple becomes a hidden oscillation for the bus voltage controller [15]. In [16] and [17] a low pass filter is used to filter out the ripple. Adding a low pass filter degrades the transient response of the dc-bus voltage control and causes a larger variation of dc-bus voltage in the transient state.

Another aspect of the bus voltage controller is the timing of updating the output. The output of the bus voltage controller can be synchronised with the zero-crossings of a phase voltage [?, 1–9]. This method will result in a step in the amplitude in the other two phases of the injected current if the output is changed due to a transient in the power balance. This step in the amplitude will negatively influence the grid voltage. This can be prevented by changing the timing of updating the output of the bus voltage controller.

A balance has to be found between the reaction speed of the bus voltage controller and the resistance against variations of bus voltage on the bus voltage controller. Increasing the reaction speed by increasing the sample and update frequency of the bus voltage controller can lead to harmonics in the injected current in case of unbalance or harmonics in the grid voltage or current. The timing of updating the output of the bus voltage controller can also be important. In the following the emphasis will be placed on the timing of updating.

This paper will address three different bus voltage controllers:

- 100 Hz bus voltage controller
- 100 Hz bus voltage controller with delayed updates at the zero-crossing of the grid voltage
- 1 kHz bus voltage controller

The advantages and disadvantages of the different bus voltage controllers will be given. The transient behaviour of these three bus voltage controllers will also be studied.

#### 2. The Voltage Source Inverter

There are two possibilities to interface the DG connected inverter to a three-phase four-wire system, which is typically the topology of a low-voltage distribution network. One possibility is to have a three-wire inverter which is connected to the four-wire system by means of a  $\Delta/Y_g$  isolation transformer. Since the isolation transformer is heavy and expensive, it is not desired in many applications. The second possibility is using a transformerless four-wire inverter.

There are generally two types of four-wire inverter topologies: three-leg with split dc bus and four-leg. The threephase three-leg inverter with split dc-bus enables to implement a three-phase four-wire system with a neutral point. Compared to a three-phase three-wire system, it does not require the isolation transformer to create a neutral point and it provides three-dimensional control. Compared to a three-phase four-leg topology, it saves two power switches and also reduces control complexity. A disadvantage of this topology is that the dc-bus capacitors have to be oversized because harmonic current can flow through these capacitors into the neutral wire.

Fig. 1 depicts the topology of the three-phase neutral-point clamped voltage-source inverter. The three-phase three-leg inverter has a split dc-bus where the top and bottom halves of the dc-bus are assumed to be evenly distributed such that half of the dc-bus voltage is over each capacitor. The dc-bus can be energized by a (small) DG-unit, like fuel cells, photovoltaic devices and wind turbines. The inverter outputs are connected to a three-phase second order L-C filter which attenuates high frequency components resulting from switching.



Figure 1: Topology of the three phase neutral-pointclamped voltage-source inverter

#### **3.** The Control Strategy

The control strategy for the three-phase neutral-pointclamped voltage-source inverter is depicted in Fig. 2. The dc-bus voltage controller provides the balance between the ac and the dc-bus power. The output of the bus voltage controller is the fundamental input conductance  $g_1$  at the ac-side of the inverter. The input conductance is multiplied with the fundamental component of the grid voltage which results in the reference current. By doing so, the inverter provides a sinusoidal current. The phase angle of the fundamental component of the grid voltage is obtained by using a Phase Locked Loop (PLL).

The design of the current controller is based on the Zdomain model of the inverter instead of the frequently used Laplace-domain model. The sampling of the signals and the dynamics of the pulse-width modulator are more accurately described by using a Z-model which results in a better controller. The bandwidth of the current controller is 2 kHz which allows to track the 50 Hz reference current perfectly. The output of the current controller is added to the output of the duty-ratio feed-forward. The duty-ratio feed-forward branch is added to obtain a better disturbance rejection [18]. The result of this summation is the input of the PWM modulator which outputs the switching-signals for the inverter.



Figure 2: Control strategy for the three-phase neutralpoint-clamped voltage-source inverter

## 4. Theoretical Model

In order to design the voltage controller, the transfer function of the input conductance to the output voltage has to be derived. This transfer function enables to design the output voltage controller in the Z-domain. Fig. 3 depicts the model which is used to derive the transfer function of the input conductance to the output voltage. The instantaneous power  $p_1(t)$  is given by:

$$p_{1}(t) = v_{g,a}(t) i_{L,a}(t) - \frac{L}{2} \frac{di_{L,a}^{2}(t)}{dt} + v_{g,b}(t) i_{L,b}(t) - \frac{L}{2} \frac{di_{L,b}^{2}(t)}{dt} + v_{g,c}(t) i_{L,c}(t) - \frac{L}{2} \frac{di_{L,c}^{2}(t)}{dt}$$
(1)



Figure 3: Model to derive the transfer function of the input conductance to the output voltage

The dc-power is given by:

$$p_2(t) = p_{\rm dc}(t) - \frac{C_{\rm dc}}{2} \frac{\mathrm{d}v_{\rm dc}^2(t)}{\mathrm{d}t}$$
 (2)

The relationship between input and output power is given by:

$$p_1(t) = \eta \, p_2(t)$$
 (3)

where  $\eta$  is the efficiency of the inverter.

It can be assumed that the zero sequence component of the injected current is very small which results in that the power in the neutral can be neglected. The control strategy which is used (cf Fig. 2) validates the assumption that the zero sequence component of the injected current can be neglected.

It is assumed that the current control works perfectly, such that the following relationship can be justified:

$$i_{\mathrm{L,x}}(t) \approx g_1(t) v_{\mathrm{g,x}}(t)$$
 (4)

with x = phase a, b or c.

Equations (1)–(4) result in the following differential equation:

$$g_{1}(t) v_{g,a}^{2}(t) - \frac{L}{2} \frac{d(g_{1}(t) v_{g,a}(t))^{2}}{dt} +g_{1}(t) v_{g,b}^{2}(t) - \frac{L}{2} \frac{d(g_{1}(t) v_{g,b}(t))^{2}}{dt} +g_{1}(t) v_{g,c}^{2}(t) - \frac{L}{2} \frac{d(g_{1}(t) v_{g,c}(t))^{2}}{dt} = \eta p_{dc}(t) - \eta \frac{C_{dc}}{2} \frac{dv_{dc}^{2}(t)}{dt}$$
(5)

In small-signal analysis each variable can be written as the summation of the steady-state value and a small excursion from this steady-state:

$$\begin{array}{ll} v_{\rm g,x} \!=\! V_{\rm g,x} + \hat{v}_{\rm g,x} & i_{\rm L,x} \!=\! I_{\rm g,x} + \hat{i}_{\rm g,x} \\ v_{\rm dc} \!=\! V_{\rm dc} + \hat{v}_{\rm dc} & p_{\rm dc} \!=\! P_{\rm dc} + \hat{p}_{\rm dc} \\ g_1 \!=\! G_1 + \hat{g}_1. \end{array}$$

where capitals are used for steady-state values and hatted small letters for small excursions from steady-state. The grid voltage in phase a,  $V_{g,a}(t)$ , in steady-state can be written as:

$$V_{\rm g,a}(t) = \sqrt{2} V_{\rm g,rms} \sin(\omega t) \tag{6}$$

where  $V_{g,rms}$  is the rms-value of the nominal amplitude of the grid voltage.

The small signal equation of (5) is obtained by subtracting the equilibrium of equation (3) with equation (5) which results in:

$$2 G_{1} \left[ V_{g,a}(t) \, \hat{v}_{g,a}(t) + V_{g,b}(t) \, \hat{v}_{g,b}(t) \right. \\ \left. + V_{g,c}(t) \, \hat{v}_{g,c}(t) \right] + 3 \, V_{g,rms}^{2} \, \hat{g}_{1}(t) \\ \left. - 6 \, \frac{L}{2} \, G_{1} \, V_{g,rms}^{2} \, \frac{d\hat{g}_{1}(t)}{dt} - 2 \, \frac{L}{2} \, G_{1}^{2} \, V_{g,a}(t) \frac{d\hat{v}_{g,a}(t)}{dt} \right. \\ \left. - 2 \, \frac{L}{2} \, G_{1}^{2} \, V_{g,b}(t) \, \frac{d\hat{v}_{g,b}(t)}{dt} - 2 \, \frac{L}{2} \, G_{1}^{2} V_{g,c}(t) \frac{d\hat{v}_{g,c}(t)}{dt} \right. \\ \left. - L \, G_{1}^{2} \, \hat{v}_{g,a}(t) \, \frac{dV_{g,a}(t)}{dt} - L \, G_{1}^{2} \, \hat{v}_{g,b}(t) \, \frac{dV_{g,b}(t)}{dt} \right. \\ \left. - L \, G_{1}^{2} \, \hat{v}_{g,c}(t) \, \frac{dV_{g,c}(t)}{dt} \right. \\ \left. - L \, G_{1}^{2} \, \hat{v}_{g,c}(t) \, \frac{dV_{g,c}(t)}{dt} \right]$$

$$\left. - H \, G_{1}^{2} \, \hat{v}_{g,c}(t) \, \frac{dV_{g,c}(t)}{dt} \right]$$

$$\left. - H \, G_{1}^{2} \, \hat{v}_{g,c}(t) \, \frac{dV_{g,c}(t)}{dt} \right]$$

$$\left. - H \, G_{1}^{2} \, \hat{v}_{g,c}(t) \, \frac{dV_{g,c}(t)}{dt} \right]$$

$$\left. - H \, G_{1}^{2} \, \hat{v}_{g,c}(t) \, \frac{dV_{g,c}(t)}{dt} \right]$$

$$\left. - H \, \hat{v}_{dc}(t) - \eta \, C_{dc} \, \frac{d(V_{dc}(t) \, \hat{v}_{dc}(t))}{dt} \right]$$

$$\left. - H \, \hat{v}_{dc}(t) \, \frac{dV_{dc}(t)}{dt} \right]$$

$$\left. - H \, \hat{v}_{dc}(t) \, \frac{dV_{dc}(t)}{dt} \right]$$

$$\left. - H \, \hat{v}_{dc}(t) \, \hat{v}_{dc}(t) \right]$$

A ripple on the bus voltage can cause the bus voltage controller to inject a current containing harmonics. In order to avoid this, the bandwidth of the voltage controller is set low. Averaging equation (7) over one period of the grid voltage is justified because the bandwidth of the voltage controller is small (25 - 100 Hz). When the bandwidth is larger, this averaging is no longer justified. The resulting equation will then have terms in  $\hat{v}_{g,a}(t)$ ,  $\hat{v}_{g,b}(t)$  and  $\hat{v}_{g,c}(t)$  which are disturbances for the process "input conductance to the output voltage". When tuning a bus voltage controller having a larger bandwidth, care should be taken that the phase margin of the PI controller is large enough such that the process is stable under all conditions.

The averaging of equation (7) over one period of the grid voltage results in the elimination of the terms in  $V_{q,x}(t)$ :

$$3 V_{\rm g,rms}^2 \, \hat{g}_1(t) - 6 \, \frac{L}{2} \, G_1 \, V_{\rm g,rms}^2 \frac{\mathrm{d}\hat{g}_1(t)}{\mathrm{d}t} \\ = \eta \, \hat{p}_{\rm dc}(t) - \eta \, C_{\rm dc} \frac{\mathrm{d}(V_{\rm dc}(t) \, \hat{v}_{\rm dc}(t))}{\mathrm{d}t} \tag{8}$$

In the Laplace domain, equation (8) can be written as:

$$\hat{v}_{\rm dc}(s) = \frac{3 V_{\rm g}^2(s \ L \ G_1 \ -1)}{s \ \eta \ C_{\rm dc} \ V_{\rm dc}} \hat{g}_1(s) + \frac{1}{s \ \eta \ C_{\rm dc} \ V_{\rm dc}} \hat{p}_{\rm dc}(s)$$
(9)

This results in the transfer function of the input conductance to the output voltage (in per unit):

$$\frac{\hat{v}_{\rm dc}^{\#}(s)}{\hat{g}_{1}^{\#}(s)} = \frac{3 V_{\rm g}^{2}}{\eta C_{\rm dc} V_{\rm dc}} \frac{1}{V_{\rm dc}^{\rm ref}} \frac{s L G_{1} - 1}{s} \qquad (10)$$

The zero  $s = 1/(L G_1)$  can be neglected because it is situated at very high frequency (15 kHz) compared to the desired bandwidth of the output voltage controller (25 -100 Hz). By neglecting this zero, the transfer function of the input conductance to output voltage (in per unit) can be written as:

$$\hat{v}_{\rm dc}^{\#}(s) = \frac{-3 V_{\rm g}^2}{s \eta C_{\rm dc} V_{\rm dc}} \frac{1}{V_{\rm dc}^{\rm ref} Z^{\rm ref}} \equiv \frac{-1}{\tau_v s} \qquad (11)$$

with

$$\tau_v = \frac{\eta C_{\rm dc} V_{\rm dc} V_{\rm dc}^{\rm ref} Z^{\rm ref}}{3V_{\rm g}^2} \tag{12}$$

The open loop transfer function of the output voltage controller in the  $\mathcal{Z}$ -domain can now be written as:

$$G_{\rm tot}(z) = \frac{T_{\rm b,v}}{2\,\tau_v} \,\frac{z+1}{z\,(z-1)} \tag{13}$$

where  $T_{\rm b,v}$  is the sample period of the output voltage controller.

This transfer function can be used to tune the PI-controller of the bus voltage controller. The step response of the bus voltage controller is optimised by tuning the PI-controller using Sisotool in Matlab.

#### 5. The DC-bus Voltage Controller

In the following section an overview of the different bus voltage controllers is given. In order to test the different bus voltage controllers, the following experiment is done. At t=220 ms the DG power is reduced from 2 kW to 660 W during 40 ms. At t=260 ms the DG power is restored to 1 kW.

#### A. 100 Hz bus voltage controller

A first possibility for a bus voltage controller is the 100 Hz bus voltage controller. This bus voltage controller samples the bus voltage at a frequency of 100 Hz. The output of this controller is updated every 10 ms and is synchronized with the zero-crossings of the fundamental voltage of phase a. The current of phase a is changed at the zero-crossings in order to minimize the waveform distortion due to the updates of  $g_1$  at the zero-crossings [15]. When the output of the bus voltage controller changes due to a transient in the power balance, there will be a step in the current of phase b and c which may result in oscillations. These oscillations can become significant if the grid has a low resistance.

Fig. 4 depicts the response of the bus voltage controller during the test. A step in the current in phase b and c can be seen. The oscillations caused by the step in the current result in a distorted current.

The low frequency of the voltage controller (100 Hz) results in a slow response and in high over- or undervoltages of the bus voltage in case of severe faults.

# B. 100 Hz bus voltage controller with delayed updates at the zero-crossing of the grid voltage

To improve the bus voltage controller of  $\S$ A.. The reference value for the current in every phase is updated with the zero-crossings of the respective fundamental voltage. So when the input conductance changes, the reference values of the current in phase a, b and c will alternatively be updated. This has a beneficial effect on the current waveform. In contrast to the bus voltage controller of  $\S$ A. there will be no distortion in the current.

Fig. 5 depicts the response of the bus voltage controller during the experimental test. It can be seen that there are



Figure 4: The grid voltage, grid current and bus voltage using the classical 100 Hz bus voltage controller. At t=220 ms the DG power is reduced from 2 kW to 660 W during 40 ms.

no steps in the reference currents in contrast to Fig. 4. The changes in amplitude at the zero-crossings can be noticed in Fig. 5(b).

The sample frequency of the bus voltage controller with delayed updates is the same as the sample frequency of the bus voltage controller of A., namely 100 Hz. The response of the present voltage controller will not be faster in case of severe faults.

## C. 1 kHz bus voltage controller

A third possibility is the 1 kHz bus voltage controller. This controller takes samples of the bus voltage at a frequency of 1 kHz. The output of the voltage controller is also updated at 1 kHz.

Fig. 6 depicts the response of the bus voltage controller during the experimental test. In Fig. 6(b) it can be seen that there are oscillations in the current caused by a step in the reference current.

This bus voltage controller has a fast response but is sensitive to distortions in the bus voltage caused by harmonics or unbalance in the grid [10]. An oscillation in the bus voltage can result in the introduction of unwanted harmonics in the current.



Figure 5: The grid voltage, grid current and bus voltage using the "100 Hz bus voltage controller with delayed updates at the zero-crossing of the grid voltage". At t=220 ms the DG power is reduced from 2 kW to 660 W during 40 ms.

## 6. Conclusion

An important function of the bus voltage controller of voltage-source inverters for distributed generation applications is to control the balance between the ac and the dc power. In three-phase systems a ripple can exist in the bus voltage due to unbalance or harmonics present in the grid voltage or current. This ripple can interact with the bus voltage controller which can have negative consequences for the injected current. In case of severe faults the bus voltage controller has to be able to react fast so high underand overvoltages are avoided. The timing of updating the output of the bus voltage controller is also important because it can have consequences on the waveform distortion. In this paper the focus is on the timing of updating. A overview of three different bus voltage controller implementations is given and their response on a sudden transient is simulated.

The "100 Hz bus voltage controller" has a low bandwidth, such that the voltage controller does not respond to a double frequency ripple which can be present in the bus voltage. However this bus voltage controller has a slow response so severe faults can lead to high under- or overvoltages. During transients there will be a step in the current



Figure 6: The grid voltage, grid current and bus voltage using the "1 kHz bus voltage controller". At t=220 ms the DG power is reduced from 2 kW to 660 W during 40 ms.

which may result in oscillations. These oscillations can become significant if the grid has a low resistance.

The second bus voltage controller is the "100 Hz bus voltage controller with delayed updates at the zero-crossing of the grid voltage" which also has a low bandwidth and a slow response in case of severe faults. The delayed updates at the zero-crossing of the grid voltage result in a distortion-free current so there will not be oscillations in the grid current.

The third and last bus voltage controller is the "1 kHz bus voltage controller" which has a high bandwidth. This results in a fast response in case of faults. An unbalance or harmonics in the grid voltage or current will result in harmonic components in the injected current because the bus voltage controller will react on the ripple in the bus voltage.

Each bus voltage controller has advantages and disadvantages and the optimal controller will differ depending on the application.

## References

- T. E. Núñez-Zúñiga and J. A. Pomilio, "Shunt active power filter synthesizing resistive loads," *IEEE Trans. Power Electron.*, vol. 17, no. 2, pp. 273–278, Mar. 2002.
- [2] A. Chaoui and G. C. F. Krim, "PI controlled three-phase shunt active power filter for power quality improvements," *Int. J. Elect. Power Energ. Syst.*, vol. 30, no. 8, pp. 476–485, Oct. 2008.
- [3] M. Prodanović and T. Green, "Control and filter design of three-phase inverters for high power quality grid connection," *IEEE Trans. Power Electron.*, vol. 18, no. 1, pp. 373– 380, Jan. 2003.
- [4] M. Montero, E. Cadaval, and F. González, "Comparison of control strategies for shunt active power fiters in threephase four-wire systems," *IEEE Trans. Power Electron.*, vol. 22, no. 1, pp. 229–236, Jan. 2007.
- [5] A. Eid, M. Abdel-Salam, H. El-Kishky, and T. El-Mohandes, "Active power filters for harmonic cancellation in conventional and advanced aircraft electric power systems," *Electric Power Systems Research*, vol. 79, no. 1, pp. 80–88, Jan. 2009.
- [6] M. Mishra, A. Ghosh, A. Joshi, and H. Suryawanshi, "A novel method of load compensation under unbalanced and distorted voltages," *IEEE Trans. Power Del.*, vol. 22, no. 1, pp. 288–295, Jan. 2007.
- [7] M. Dai, J. J. M.N. Marwali, and A. Keyhani, "A three-phase four-wire inverter control technique for a single distributed generation unit in island mode," *IEEE Trans. Power Electron.*, vol. 23, no. 1, pp. 322–331, Jan. 2008.
- [8] T. Takeshita and N. Matsui, "Current waveform control of pwm converter system for harmonic suppression on distribution system," *IEEE Trans. Ind. Electron.*, vol. 50, no. 6, pp. 1134–1139, Dec. 2003.
- [9] L. Li, T. Jin, and K. M. Smedley, "A new analog controller for three-phase voltage generation inverter," *IEEE Trans. Ind. Electron.*, vol. 55, no. 8, pp. 2894–2902, Aug. 2008.

- [10] T. Green and J. Marks, "Control techniques for active power filters," *IEE Proc.-Electr. Power Appl.*, vol. 152, no. 2, pp. 369–381, Mar. 2005.
- [11] G. Chang, C. Yeh, and W. Chen, "Meeting IEEE-519 current harmonics and power factor constraints with a threephase three-wire active power filter under distorted source voltages," *IEEE Trans. Power Del.*, vol. 21, no. 3, pp. 1648– 1654, Jul. 2006.
- [12] A. Chaoui, J. G. F. Krim, and L. Rambault, "DPC controlled three-phase active filter for power quality improvement," *Int. J. Elect. Power Energ. Syst.*, vol. 30, no. 8, pp. 476–485, Oct. 2008.
- [13] E. Cadaval, M. Montero, and F. González, "A modified switching signal generation technique to minimize the rms tracking error in active filters," *IEEE Trans. Power Electron.*, vol. 20, no. 5, pp. 1118–1124, Sep. 2005.
- [14] P. Lohia, M. Mishra, K. Karthikeyan, and K. Vasudevan, "A minimally switched control algorithm for three-phase four-leg vsi topology to compensate unbalanced and nonlinear load," *IEEE Trans. Power Electron.*, vol. 23, no. 4, pp. 1935–1944, Jul. 2008.
- [15] F. M. L. L. De Belie, D. M. Van de Sype, K. De Gussemé, W. R. A. Ryckaert, and J. A. Melkebeek, "Digitally controlled boost PFC converter with improved output voltage controller," *Electrical Engineering*, vol. 89, no. 5, pp. 363– 370, May 2007.
- [16] S.-J. Huang and J.-C. Wu, "A control algorithm for threephase three-wired active power filters under nonideal mains voltages," *IEEE Trans. Power Electron.*, vol. 14, no. 4, pp. 753–760, Jul. 1999.
- [17] J.-C. Wu and H.-L. Jou, "Simplified control method for the single-phase active power filter," *IEEE Trans. Power App. Syst.*, vol. 143, no. 3, pp. 219–224, May 1996.
- [18] D. M. Van de Sype, K. De Gussemé, A. P. Van den Bossche, and J. A. Melkebeek, "Duty-ratio feed-forward for digitally controlled boost PFC converters," *IEEE Trans. Ind. Electron.*, vol. 52, no. 1, pp. 108–115, Feb. 2005.