# DVS-BCB ADHESIVE BONDING FOR SILICON PHOTONICS

S. Keyvaninia<sup>1,2</sup>, M. Muneeb<sup>1,2</sup>, S. Stanković<sup>1,2</sup>, S. Ghosh<sup>1,2</sup>, M. Tassaert<sup>1,2</sup>, D. Van Thourhout<sup>1,2</sup>, G. Roelkens<sup>1,2</sup>

<sup>1</sup>Photonics Research Group, INTEC, Ghent University-IMEC, Sint-Pietersnieuwstraat 41, B-9000 Ghent. <sup>2</sup>Center for Nano- and Biophotonics (NB-Photonics), Ghent, Belgium

#### Abstract

A new process for bonding of III-V dies to processed silicon-on-insulator waveguide circuits using divinylsiloxane-bis-benzocyclobutene (DVS-BCB) was developed using a commercial wafer bonder. High-quality bonding, with ultra-thin bonding layers (< 50 nm) is demonstrated, which is suitable for the fabrication of heterogeneously integrated photonic devices, specifically hybrid III-V/Si lasers and photodetectors.

#### Introduction

Silicon photonics, based on the silicon-on-insulator (SOI) material platform, is emerging as an important platform for the realization of high-speed optical transceivers. Moreover, standard complementary metal oxide semiconductor (CMOS) processing infrastructure can be used to process these optical components [1]. This allows high-yield fabrication and a reduction of the component cost through economies of scale. However, the fabrication of efficient light sources in silicon photonics is challenging due to silicon's indirect bandgap. In order to create photonic integrated circuits comprising both optoelectronic and passive optical components, the heterogeneous integration of passive silicon-on-insulator waveguide circuits and active InP/InGaAsP components has been proposed [2-3], for applications in the telecommunication wavelength range.

Semiconductor wafer bonding allows the integration of high-quality III-V epitaxial layers on top of the silicon platform by transferring the III-V layer stack from its original growth substrate to the SOI wafer. Full wafer bonding, multiple die-to-wafer bonding or single die bonding can be envisaged, depending on the application. In all cases, an unprocessed III-V semiconductor epitaxial layer stack is transferred, which reduces the time required to complete the integration process compared to a flip-chip process, as no stringent alignment accuracy is needed because of the absence of structures on the dies or wafers. After removal of the growth substrate, the optoelectronic components can be fabricated in the bonded epitaxial layer. DVS-BCB is a good candidate for hybrid bonding because of its excellent physical properties such as low dielectric constant, low moisture absorption, low curing temperature, high degree of planarization, low level of ionic contaminants, high optical clarity, good thermal stability, excellent chemical resistance, and good compatibility with various metallization systems [4].

In this paper we describe a new adhesive wafer bonding process scheme that involves partial curing of the DVS-BCB prior to bonding and attaching the III-V substrate at room temperature prior to curing in a vacuum atmosphere. This 'cold bonding' method significantly simplifies the bonding preparation for machine-based bonding both for die and wafer-scale bonding. This approach shows high yield for ultra-thin bonding thicknesses below 50 nm, as well as good uniformity of the DVS-BCB layer thickness after wafer bonding over the full wafer area. This process was applied to achieve ultra-thin DVS-BCB bonding layers for the fabrication of several photonic devices, such as III-V/SOI lasers and optical isolators.

#### **DVS-BCB** wafer bonding processes

The bonding process was developed for a wafer level epitaxial layer transfer; however, as will be shown later, it can also be applied to multiple die-to-wafer bonding and single-

die bonding. A MicroTec ELAN CB6L wafer bonder was used for bonding experiments. Commercial DVS-BCB solutions are limited in available spin-coated layer thicknesses down to 1µm (for Cyclotene®™ 3022-35 from Dow Chemical). Since this work deals with bonding layer thicknesses that are an order of magnitude smaller, mesitylene is added to Cyclotene 3022-35 to reduce the spin-coated layer thickness substantially.

The processing procedure is schematically illustrated in Figure. 1. The bonding process starts with the cleaning of the SOI substrate and III-V dies. The SOI cleaning is performed by immersing the substrate for 15 minutes into a Standard Clean 1 (SC-1) solution, comprising aqueous ammonia (NH4OH), hydrogen peroxide (H2O2) and deionized (DI) water in volume ratios of 1:1:5, respectively, which is heated to 70 °C. After this, the DVS-BCB:mesitylene solution is spin-coated onto the SOI substrate. The SOI substrate is then baked for 10 min at 150 °C, to let mesitylene evaporate, after which the substrate is slowly cooled down to room temperature. Finally, the SOI is mounted on a carrier wafer made of Pyrex glass (1200 um thick, 100 mm diameter). Meanwhile, prior to bonding, a sacricifial InP/InGaAs sacrificial layer pair on the III-V wafer/die is removed by selective wet etching using HCI:H2O and H2SO4:H2O2:H2O in volume ratios of 4:1 and 1:1:18 respectively. This procedure removes particles and contaminants from the III-V die surface. The III-V die is then rinsed with DI water, dried and mounted on the SOI die. Since in the presented method the dies are contacted at room temperature, individual dies can easily be pick-and-placed onto the silicon target wafer. They can be aligned manually with an accuracy of 500µm without any extra tools or can be placed more accurately using a flip-chip machine. After that, the SOI substrate on its carrier wafer is mounted on the transport fixture and is loaded into the processing chamber of the wafer bonding tool. The chamber is pumped-down (target pressure 10-3) mbar) and heated to 150°C with a ramp of 15 °C/min for 10 min, while applying pressure on the III-V/SOI stack.



Figure 1: Developed bonding process, referred to as 'cold bonding'.

The actual bonding pressure (the applied force per area of the III-V die) is kept in the range of 200 to 400 KPa. After keeping the pressure on the dies for 10 min at 150 °C, temperature is increased up to 280 °C, with a ramp of 1.5 °C/min. Upon reaching 280 °C, the dies are kept at this temperature for 60 min in a nitrogen atmosphere. After the curing, the bonded samples are cooled down (at 6-10 °C/min) and unloaded from the processing chamber. The InP substrate of the III-V die is then removed by a selective wet etching using HCI, leaving a thin III-V film with the functional layers bonded to the SOI die, ready for further processing. An alternative method has been reported earlier by our group [5], in which adhesive die-to-wafer bonding was demonstrated in a commercial

wafer bonder. In this method spacers are used to keep the die and substrate separate prior to loading the stack in the bonding tool. In this new method no carrier is required to load the top wafer/die into the machine and no vacuum or heating is required prior to contacting the wafers in the bonding chamber. This makes the process more straight forward. Moreover, with the previous recipe, it was not possible to perform multiple dieto-wafer bonding for dies with different thickness. Using this new method we demonstrate that multiple-die bonding with different die thickness is feasible [6].

## **Bonding Experiments**

The bonding recipe was originally developed for ultra-thin DVS-BCB bonding layers, suitable for the fabrication of photonic devices, specifically hybrid III-V/Si lasers. Several bonding experiments were performed to evaluate the bonding quality and the DVS-BCB thickness uniformity after wafer bonding. The experimental results on wafer-to-wafer, die-to-wafer and multiple die-to-wafer bonding are presented in Figures 2 (a-h). A uniform DVS-BCB thickness for different points distributed over the bonded surface is obtained, with an average bonding layer thickness of 29nm, varying by +/- 3 nm over 2 inch wafer bonding area [6].



Figure 2: A full wafer 300nm InP membrane bonded on a Pyrex glass wafer (a), a 100 mm silicon wafer (b) and a quasi-planarized SOI wafer (c) epitaxial quarter III-V wafer bonded on quasi-planarized SOI (d) after substrate removal; four epitaxial 0.3 cm<sup>2</sup> III-V dies bonded (e) 1.3 mm by 4 mm die transferred on a quasi-planarized SOI after the substrate removal process; (f) 0.04 cm<sup>2</sup> garnet (magneto-optic material) bonded on SOI [7] (g) 6 InP-membranes (with an individual die area of 0.2 cm<sup>2</sup>) bonded on a 50 mm silicon wafer [8].

Commercial silicon and CMOS production is carried out on wafer diameters of 200 mm and above, while III-V substrates used in photonics applications have typical diameters of less than 100 mm, indicating that wafer-to-wafer bonding will often not be the preferred approach. Moreover, bonding of large III-V areas would result in a waste of material in chip areas were the transferred material is not needed. Therefore, a costeffective approach in heterogeneous integration requires III-V material or other optical materials to be bonded in small areas of the SOI photonic wafer. We focus on a multiple die-to-wafer bonding process where III-V dies would be bonded to a SOI die or a full SOI wafer. Since the presented method uses contacting of the dies at room temperature, individual dies can easily be pick-and-placed onto a silicon target wafer. They can be aligned with an accuracy of 500µm without any extra tools or can be placed more accurately using a flip-chip machine. The results are shown in Figures. 2 (e-f). While in the previous experiments nominally identical III-V dies were used, in particular situations there is a need for bonding different types of III-V dies on a single SOI die or wafer (e.g. a die containing laser epitaxy and a die containing photodetector epitaxy). This typically results in dies of different height and size to be bonded, which is difficult to achieve using the classical bonding recipe. Here we show that by applying the new bonding recipe, in combination with a graphite foil between the dies and the bonding head, four-die bonding using two different epitaxial layer stacks (with about 50 µm difference in substrate thickness) can be achieved. The graphite foil is used to compensate for these thickness variations in order to distribute the pressure evenly over all dies during the bonding, as is illustrated in Figure 3.



Figure 3: Four-die bonding on planarized SOI with different substrate thickness, using a graphite foil to compensate for die-thickness variations: (a) schematic; (b) before substrate removal; (c) after substrate removal; (d) SEM image of the longitudinal cross section of the  $\lambda/4$  shift region in the center of the grating for the hybrid DFB laser, while the thickness of the DVS–BCB bonding layer is ~40 nm [3].

## **Conclusions an Acknowledgements**

This work is supported by EU-funded project Photonics Electronics functional Integration on CMOS (HELIOS). The authors thank Guang-Hua Duan and Francois Lelarge (III-V lab, Paris) for delivering the III-V epitaxial material used in developing this process.

# References

[1] W. Bogaerts, et al., "Nanophotonic waveguides in silicon-on-insulator fabricated with CMOS technology," *J. Lightwave Technol.* 23, pp. 401-412 (2005).

[2] G. Roelkens, et al., "III-V/silicon photonics for on-chip and intera-chip optical interconnects," *Laser & Photonics reviews* **4**, pp. 751-779 (2010).

[3] S. Keyvaninia, et al., "Heterogeneously integrated III-V/silicon distributed feedback lasers," *Optics Letters*, in press.

[4] F. Niklaus., et al., "Adhesive wafer bonding," J. Appl. Phys. 99, 031101 (2006).

[5] S. Stanković, et al., "Die-to-die adhesive bonding for evanescently-coupled photonic devices," Electrochem. Solid-State Lett. **14**, pp. 326–329 (2011).

[6] S. keyvaninia, et al., "Ultra-thin DVS-BCB adhesive bonding of III-V wafers, dies and multiple dies to a patterned silicon-on-insulator substrate", *Optical Materials Express*, Vol. 3, Issue 1, pp. 35-46 (2013)

[7] S. Ghosh, et al., 'Adhesively bonded Ce:YIG/SOI integrated optical circulator, *Optics Letters*, 38(6), pp.965-967 (2013)

[8] J. Pello, et al., "High-efficiency ultra-small polarization converter in InP membrane," *Optics Letters*, 37, pp. 3711-3713 (2012).